FM6 | MPC5777M implementation |
This course covers the NXP Qorivva MPC5777M microcontroller
OBJECTIVES
|
- Experience of a 32-bit processor or DSP is mandatory.
- Note that the e200z7 Power core is covered in a separate course reference FCC3 - e200z7 implementation course.
- The following courses could be of interest:
- FlexRay, reference IA2 - FlexRay 2.1 course
- CAN bus, reference IA1 - CAN bus course
- Ethernet, reference N1 - Ethernet and switching course.
- Theoretical course
- PDF course material (in English) supplemented by a printed version for face-to-face courses.
- Online courses are dispensed using the Teams video-conferencing system.
- The trainer answers trainees' questions during the training and provide technical and pedagogical assistance.
- At the start of each session the trainer will interact with the trainees to ensure the course fits their expectations and correct if needed
- Any embedded systems engineer or technician with the above prerequisites.
- The prerequisites indicated above are assessed before the training by the technical supervision of the traineein his company, or by the trainee himself in the exceptional case of an individual trainee.
- Trainee progress is assessed by quizzes offered at the end of various sections to verify that the trainees have assimilated the points presented
- At the end of the training, each trainee receives a certificate attesting that they have successfully completed the course.
- In the event of a problem, discovered during the course, due to a lack of prerequisites by the trainee a different or additional training is offered to them, generally to reinforce their prerequisites,in agreement with their company manager if applicable.
Course Outline
- Block diagram
- Computational shell
- Peripheral domain
- Memory hierarchy
- Overview
- Cyclic Redundancy Check (CRC) Unit
- Memory Error Management Unit (MEMU)
- Indirect Memory Access (IMA)
- Fault Collection and Control Unit (FCCU)
- Self-Test Control Unit (STCU2)
- Register Protection (REG_PROT)
- e200z720n3, e200z719, and e200z425n3 cores
- Microarchitecture summary
- Platform RAM controller
- Flash memory controller, flash organization
- Decorated Storage Memory Controller
- Power supplies and reference voltages, power-up sequence
- Reset Generation Module
- GPIO multiplexing
- Clocking
- External Bus Interface
- Power Management Controller digital interface
- Wakeup Unit (WKPU)
- Interconnect parameterizing, introduction to AHB and APB buses
- Sharing exclusive resources: SEMA42 unit
- Interrupt controllers, 64 priority levels
- eDMA controller
- Timers
- Overview
- Password and Device Security Module (PASS)
- Tamper Detection Module (TDM)
- Overview of the integrated ADCs, sample transfer to memory using DMA channels
- Sigma-Delta Analog-to-Digital Converter
- Successive Approximation Register Analog-to-Digital Converter
- Temperature Sensor, calculating device temperature
- CAN subsystem
- Serial Interprocessor Interface (SIPI)
- LVDS Fast Asynchronous Serial Transmission (LFAST)
- Fast Ethernet Controller (FEC)
- FlexRay
- Deserial Serial Peripheral Interface
- Inter-Integrated Circuit
- Peripheral Sensor Interface (PSI5)
- SENT Receiver (SRX)
- LINFlexD
- Core debug support
- e200z425n3 Core Debug Support
- e200z720n3 Core Debug Support
- Debug and Calibration Interface
- JTAG Controllers
- Sequence Processing Unit (SPU)
- Development Trigger Semaphore (DTS)
- Nexus Aurora Router (NAR)
- GTM Development Interface
- Emulation and Debug Device Introduction